Server IP : 172.67.216.182 / Your IP : 172.69.165.76 Web Server : Apache System : Linux krdc-ubuntu-s-2vcpu-4gb-amd-blr1-01.localdomain 5.15.0-142-generic #152-Ubuntu SMP Mon May 19 10:54:31 UTC 2025 x86_64 User : www ( 1000) PHP Version : 7.4.33 Disable Function : passthru,exec,system,putenv,chroot,chgrp,chown,shell_exec,popen,proc_open,pcntl_exec,ini_alter,ini_restore,dl,openlog,syslog,readlink,symlink,popepassthru,pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wifcontinued,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority,imap_open,apache_setenv MySQL : OFF | cURL : ON | WGET : ON | Perl : ON | Python : OFF | Sudo : ON | Pkexec : ON Directory : /usr/src/linux-headers-5.15.0-143/include/dt-bindings/reset/ |
Upload File : |
/* SPDX-License-Identifier: GPL-2.0-only */ /* * Copyright (c) 2014 MediaTek Inc. * Author: Flora Fu, MediaTek */ #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8135 #define _DT_BINDINGS_RESET_CONTROLLER_MT8135 /* INFRACFG resets */ #define MT8135_INFRA_EMI_REG_RST 0 #define MT8135_INFRA_DRAMC0_A0_RST 1 #define MT8135_INFRA_CCIF0_RST 2 #define MT8135_INFRA_APCIRQ_EINT_RST 3 #define MT8135_INFRA_APXGPT_RST 4 #define MT8135_INFRA_SCPSYS_RST 5 #define MT8135_INFRA_CCIF1_RST 6 #define MT8135_INFRA_PMIC_WRAP_RST 7 #define MT8135_INFRA_KP_RST 8 #define MT8135_INFRA_EMI_RST 32 #define MT8135_INFRA_DRAMC0_RST 34 #define MT8135_INFRA_SMI_RST 35 #define MT8135_INFRA_M4U_RST 36 /* PERICFG resets */ #define MT8135_PERI_UART0_SW_RST 0 #define MT8135_PERI_UART1_SW_RST 1 #define MT8135_PERI_UART2_SW_RST 2 #define MT8135_PERI_UART3_SW_RST 3 #define MT8135_PERI_IRDA_SW_RST 4 #define MT8135_PERI_PTP_SW_RST 5 #define MT8135_PERI_AP_HIF_SW_RST 6 #define MT8135_PERI_GPCU_SW_RST 7 #define MT8135_PERI_MD_HIF_SW_RST 8 #define MT8135_PERI_NLI_SW_RST 9 #define MT8135_PERI_AUXADC_SW_RST 10 #define MT8135_PERI_DMA_SW_RST 11 #define MT8135_PERI_NFI_SW_RST 14 #define MT8135_PERI_PWM_SW_RST 15 #define MT8135_PERI_THERM_SW_RST 16 #define MT8135_PERI_MSDC0_SW_RST 17 #define MT8135_PERI_MSDC1_SW_RST 18 #define MT8135_PERI_MSDC2_SW_RST 19 #define MT8135_PERI_MSDC3_SW_RST 20 #define MT8135_PERI_I2C0_SW_RST 22 #define MT8135_PERI_I2C1_SW_RST 23 #define MT8135_PERI_I2C2_SW_RST 24 #define MT8135_PERI_I2C3_SW_RST 25 #define MT8135_PERI_I2C4_SW_RST 26 #define MT8135_PERI_I2C5_SW_RST 27 #define MT8135_PERI_I2C6_SW_RST 28 #define MT8135_PERI_USB_SW_RST 29 #define MT8135_PERI_SPI1_SW_RST 33 #define MT8135_PERI_PWRAP_BRIDGE_SW_RST 34 #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT8135 */