Server IP : 172.67.216.182 / Your IP : 162.158.88.31 Web Server : Apache System : Linux krdc-ubuntu-s-2vcpu-4gb-amd-blr1-01.localdomain 5.15.0-142-generic #152-Ubuntu SMP Mon May 19 10:54:31 UTC 2025 x86_64 User : www ( 1000) PHP Version : 7.4.33 Disable Function : passthru,exec,system,putenv,chroot,chgrp,chown,shell_exec,popen,proc_open,pcntl_exec,ini_alter,ini_restore,dl,openlog,syslog,readlink,symlink,popepassthru,pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wifcontinued,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority,imap_open,apache_setenv MySQL : OFF | cURL : ON | WGET : ON | Perl : ON | Python : OFF | Sudo : ON | Pkexec : ON Directory : /usr/src/linux-headers-5.15.0-142/include/linux/ |
Upload File : |
/* SPDX-License-Identifier: GPL-2.0-only */ /* * 10G controller driver for Samsung Exynos SoCs * * Copyright (C) 2013 Samsung Electronics Co., Ltd. * http://www.samsung.com * * Author: Siva Reddy Kallam <[email protected]> */ #ifndef __SXGBE_PLATFORM_H__ #define __SXGBE_PLATFORM_H__ #include <linux/phy.h> /* MDC Clock Selection define*/ #define SXGBE_CSR_100_150M 0x0 /* MDC = clk_scr_i/62 */ #define SXGBE_CSR_150_250M 0x1 /* MDC = clk_scr_i/102 */ #define SXGBE_CSR_250_300M 0x2 /* MDC = clk_scr_i/122 */ #define SXGBE_CSR_300_350M 0x3 /* MDC = clk_scr_i/142 */ #define SXGBE_CSR_350_400M 0x4 /* MDC = clk_scr_i/162 */ #define SXGBE_CSR_400_500M 0x5 /* MDC = clk_scr_i/202 */ /* Platfrom data for platform device structure's * platform_data field */ struct sxgbe_mdio_bus_data { unsigned int phy_mask; int *irqs; int probed_phy_irq; }; struct sxgbe_dma_cfg { int pbl; int fixed_burst; int burst_map; int adv_addr_mode; }; struct sxgbe_plat_data { char *phy_bus_name; int bus_id; int phy_addr; phy_interface_t interface; struct sxgbe_mdio_bus_data *mdio_bus_data; struct sxgbe_dma_cfg *dma_cfg; int clk_csr; int pmt; int force_sf_dma_mode; int force_thresh_dma_mode; int riwt_off; }; #endif /* __SXGBE_PLATFORM_H__ */